## **An-Najah National University Faculty of Engineering and Information Technology Computer Engineering Department**

## Digital Circuit Design II (10636321)

## Due to 28/11/2020

Points:10 HW1: (ILOs: III)

Mathematically, we can define the n-th Fibonacci number as the sum of the (n-1)-th and (n-2)-th.

$$F(n) = \begin{cases} 0 & \text{if } n = 0\\ 1 & \text{if } n = 1\\ F(n-1) + F(n-2) & \text{if } n > 1 \end{cases}$$

Given the following entity declaration for a Fibonacci Calculator, complete the architecture to provide a behavioral description for the Fibonacci calculator.

entity Fibonacci\_Calculator is

port (

clk : in std\_logic;
data\_in : in std\_logic\_vector (3 downto 0);

load\_enable : in std\_logic;

data\_out : out std\_logic\_vector (9 downto 0));

end Fibonacci\_Calculator;

architecture behavioral of Fibonacci\_Calculator is

(Note: Do not use algorithmic state machine)

You have to submit two files:

- 1. A VHDL code to implement your Design.
- 2. A testbench file to simulate and test your design.
  - a. You have to cover all the possible cases for the input data:
  - b. For each case you have to:
    - Select a test value for data\_in
    - ii. Activate the **load\_enable** signal for at least one clock cycle.
    - iii. The Fibonacci number should be calculated at the rising edge of the input clock.